# Optimització de processadors (2): RISC-V pipelined

Remember: Longest delay, in a block of the datapath, determines clock period

- Pipelined laundry: overlapping execution
  - Parallelism improves performance



Four loads:

- Speedup = 8/3.5 = 2.3
- Non-stop:
  - Speedup
    - $= 2n/(0.5n + 1.5) \approx 4$
    - = number of stages

#### **Example: 3-Stage Pipelined Version**

#### Unpipelined



Cannot start new operation until previous one completes

#### 3-Stage pipelined



Up to 3 operations in process simultaneously

























#### RISC-V Pipeline

- Five stages, one step per stage
  - 1. IF: Instruction fetch from memory
  - ID: Instruction decode & register read
  - 3. EX: Execute operation or calculate address
  - 4. MEM: Access memory operand
  - 5. WB: Write result back to register



# Performance comparison between RISC-V single-cycle and RISC-V 5-stage pipelined

- Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages
- Compare pipelined datapath with single-cycle datapath

| Instr    | Instr fetch | Register read | ALU op | Memory access | Register write | Total time |
|----------|-------------|---------------|--------|---------------|----------------|------------|
| ld       | 200ps       | 100 ps        | 200ps  | 200ps         | 100 ps         | 800ps      |
| sd       | 200ps       | 100 ps        | 200ps  | 200ps         |                | 700ps      |
| R-format | 200ps       | 100 ps        | 200ps  |               | 100 ps         | 600ps      |
| beq      | 200ps       | 100 ps        | 200ps  |               |                | 500ps      |

# Performance comparison between RISC-V single-cycle and RISC-V 5-stage pipelined



- If all stages are balanced
  - i.e., all take the same time
  - Time between instructions<sub>pipelined</sub>
    - = Time between instructions<sub>nonpipelined</sub>

      Number of stages
- If not balanced, speedup is less
- Speedup due to increased throughput
  - <u>Latency</u> (time for each instruction) <u>does not</u> <u>decrease</u>

- No dependency between stages => Adding registers between stages
- Memory: IF only reads Instruction Mem; MEM reads/writes data Mem.
- RISC-V ISA designed for pipelining
  - All instructions are 32-bits
    - Easier to fetch and decode in one cycle
    - c.f. x86: 1- to 17-byte instructions
  - Few and regular instruction formats
    - Can decode and read registers in one step
  - Load/store addressing
    - Can calculate address in 3<sup>rd</sup> stage, access memory in 4<sup>th</sup> stage

BARCELONA

# RISC-V Pipelined Datapath



## Pipeline registers

- Need registers between stages
  - To hold information produced in previous cycle



## **Pipeline Operation**

- Cycle-by-cycle flow of instructions through the pipelined datapath
  - "Single-clock-cycle" pipeline diagram
    - Shows pipeline usage in a single cycle
    - Highlight resources used
  - c.f. "multi-clock-cycle" diagram
    - Graph of operation over time
- We'll look at "single-clock-cycle" diagrams for load & store



# IF for Load, Store, ...



# ID for Load, Store, ...





# **EX** for Load





## **MEM** for Load



# **WB** for Load





# Corrected Datapath for Load



# **EX for Store**





## **MEM for Store**



## **WB** for Store





#### Form showing resource usage





#### Traditional form

Time (in clock cycles) CC<sub>1</sub> CC 2 CC 3 CC 4 CC 5 CC 6 CC 7 CC8 CC9 Program execution order (in instructions) Instruction Instruction Data Execution Write-back ld x10, 40(x1) decode fetch access Instruction Instruction Data Execution Write-back sub x11, x2, x3 decode fetch access Instruction Data Instruction Execution Write-back add x12, x3, x4 decode fetch access Instruction Instruction Data Write-back ld x13, 48(x1) Execution fetch decode access Instruction Instruction Data add x14, x5, x6 Execution Write-back fetch decode access

#### State of pipeline in a given cycle





Control signals derived from instruction (as in single-cycle implementation)



# Informació Extra: Comparació Processador pipelined vs unpipelined

#### Performance in a "single-cycle" processor



#### System

- Computation requires total of 300 picoseconds
- Additional 20 picoseconds to save result in register
- Must have clock cycle time of at least 320 ps

#### Computational Example

#### Performance in a "3-Stage Pipelined" processor



#### System

- Divide combinational logic into 3 blocks of 100 ps each
- Can begin new operation as soon as previous one passes through stage A.
  - Begin new operation every 120 ps
- Overall latency increases
  - 360 ps from start to finish

